File tree Expand file tree Collapse file tree 18 files changed +32
-23
lines changed
system/Drivers/CMSIS/Device/ST Expand file tree Collapse file tree 18 files changed +32
-23
lines changed Original file line number Diff line number Diff line change @@ -12824,7 +12824,7 @@ typedef struct
12824
12824
12825
12825
/******************* Bit definition for TIM_CCR5 register *******************/
12826
12826
#define TIM_CCR5_CCR5_Pos (0U)
12827
- #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */
12827
+ #define TIM_CCR5_CCR5_Msk (0xFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFF */
12828
12828
#define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */
12829
12829
#define TIM_CCR5_GC5C1_Pos (29U)
12830
12830
#define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */
Original file line number Diff line number Diff line change @@ -12846,7 +12846,7 @@ typedef struct
12846
12846
12847
12847
/******************* Bit definition for TIM_CCR5 register *******************/
12848
12848
#define TIM_CCR5_CCR5_Pos (0U)
12849
- #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */
12849
+ #define TIM_CCR5_CCR5_Msk (0xFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFF */
12850
12850
#define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */
12851
12851
#define TIM_CCR5_GC5C1_Pos (29U)
12852
12852
#define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */
Original file line number Diff line number Diff line change @@ -13069,7 +13069,7 @@ typedef struct
13069
13069
13070
13070
/******************* Bit definition for TIM_CCR5 register *******************/
13071
13071
#define TIM_CCR5_CCR5_Pos (0U)
13072
- #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */
13072
+ #define TIM_CCR5_CCR5_Msk (0xFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFF */
13073
13073
#define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */
13074
13074
#define TIM_CCR5_GC5C1_Pos (29U)
13075
13075
#define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */
Original file line number Diff line number Diff line change @@ -13047,7 +13047,7 @@ typedef struct
13047
13047
13048
13048
/******************* Bit definition for TIM_CCR5 register *******************/
13049
13049
#define TIM_CCR5_CCR5_Pos (0U)
13050
- #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */
13050
+ #define TIM_CCR5_CCR5_Msk (0xFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFF */
13051
13051
#define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */
13052
13052
#define TIM_CCR5_GC5C1_Pos (29U)
13053
13053
#define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */
Original file line number Diff line number Diff line change @@ -13069,7 +13069,7 @@ typedef struct
13069
13069
13070
13070
/******************* Bit definition for TIM_CCR5 register *******************/
13071
13071
#define TIM_CCR5_CCR5_Pos (0U)
13072
- #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */
13072
+ #define TIM_CCR5_CCR5_Msk (0xFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFF */
13073
13073
#define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */
13074
13074
#define TIM_CCR5_GC5C1_Pos (29U)
13075
13075
#define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */
Original file line number Diff line number Diff line change @@ -13926,7 +13926,7 @@ typedef struct
13926
13926
13927
13927
/******************* Bit definition for TIM_CCR5 register *******************/
13928
13928
#define TIM_CCR5_CCR5_Pos (0U)
13929
- #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */
13929
+ #define TIM_CCR5_CCR5_Msk (0xFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFF */
13930
13930
#define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */
13931
13931
#define TIM_CCR5_GC5C1_Pos (29U)
13932
13932
#define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */
Original file line number Diff line number Diff line change @@ -14274,7 +14274,7 @@ typedef struct
14274
14274
14275
14275
/******************* Bit definition for TIM_CCR5 register *******************/
14276
14276
#define TIM_CCR5_CCR5_Pos (0U)
14277
- #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */
14277
+ #define TIM_CCR5_CCR5_Msk (0xFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFF */
14278
14278
#define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */
14279
14279
#define TIM_CCR5_GC5C1_Pos (29U)
14280
14280
#define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */
Original file line number Diff line number Diff line change @@ -14567,7 +14567,7 @@ typedef struct
14567
14567
14568
14568
/******************* Bit definition for TIM_CCR5 register *******************/
14569
14569
#define TIM_CCR5_CCR5_Pos (0U)
14570
- #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */
14570
+ #define TIM_CCR5_CCR5_Msk (0xFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFF */
14571
14571
#define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */
14572
14572
#define TIM_CCR5_GC5C1_Pos (29U)
14573
14573
#define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */
Original file line number Diff line number Diff line change @@ -14567,7 +14567,7 @@ typedef struct
14567
14567
14568
14568
/******************* Bit definition for TIM_CCR5 register *******************/
14569
14569
#define TIM_CCR5_CCR5_Pos (0U)
14570
- #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */
14570
+ #define TIM_CCR5_CCR5_Msk (0xFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFF */
14571
14571
#define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */
14572
14572
#define TIM_CCR5_GC5C1_Pos (29U)
14573
14573
#define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */
Original file line number Diff line number Diff line change @@ -14508,7 +14508,7 @@ typedef struct
14508
14508
14509
14509
/******************* Bit definition for TIM_CCR5 register *******************/
14510
14510
#define TIM_CCR5_CCR5_Pos (0U)
14511
- #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */
14511
+ #define TIM_CCR5_CCR5_Msk (0xFFFFUL << TIM_CCR5_CCR5_Pos) /*!< 0xFFFF */
14512
14512
#define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */
14513
14513
#define TIM_CCR5_GC5C1_Pos (29U)
14514
14514
#define TIM_CCR5_GC5C1_Msk (0x1UL << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */
You can’t perform that action at this time.
0 commit comments